Implementation of MOR for time domain simulation on real-life interconnect structures
Heres, P.J.; Niehof, J.; Schilders, W.H.A.

Published: 01/01/2004

Document Version
Publisher’s PDF, also known as Version of Record (includes final page, issue and volume numbers)

Please check the document version of this publication:

• A submitted manuscript is the author’s version of the article upon submission and before peer-review. There can be important differences between the submitted version and the official published version of record. People interested in the research are advised to contact the author for the final version of the publication, or visit the DOI to the publisher's website.
• The final author version and the galley proof are versions of the publication after peer review.
• The final published version features the final layout of the paper including the volume, issue and page numbers.

Link to publication

Citation for published version (APA):

General rights
Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognise and abide by the legal requirements associated with these rights.

• Users may download and print one copy of any publication from the public portal for the purpose of private study or research.
• You may not further distribute the material or use it for any profit-making activity or commercial gain
• You may freely distribute the URL identifying the publication in the public portal

Take down policy
If you believe that this document breaches copyright please contact us providing details, and we will remove access to the work immediately and investigate your claim.

Download date: 10. Nov. 2018
Implementation of MOR for time domain simulation on real-life interconnect structures

Pieter Heres, Jan Niehof, and Wil Schilders
Philips Research Laboratories
Prof. Holstlaan 4
Email: p.j.heres@tue.nl; jan.niehof@philips.com

Abstract
Stable equivalent circuit models cannot be guaranteed by currently available EM simulation tooling, resulting in non-convergence in time-domain simulations. Theoretically it is proven that available MOR methods preserve stability and passivity in the reduction process. Implementation of MOR methods and the realization of equivalent circuit models for actual use in circuit simulation are not straightforward. This paper describes the successful implementation of a MOR method, allowing the generation of equivalent circuit models suitable for time domain simulation. Two examples of time-domain simulations performed on real-life interconnect structures are given.

Introduction
The development of today’s complex electronic products (e.g. mobile phones, Bluetooth) requires accurate computer simulations. For radio frequency (RF) designs in particular, many parts of the physical system, such as IC (integrated circuit) packages, PCBs (printed circuit boards) and printed components (and also the coupling between them) can only be simulated accurately using numerical electromagnetic field analysis [1,2]. In general, this results in very large matrix systems to be solved, which can be virtually impossible.

For the electromagnetic analysis of complex interconnect structures, the layout simulation tool Fasterix was developed. In Fasterix the interconnect structure is discretized and a boundary element method is used to model the structure as a lumped RLC circuit. In the current implementation, the sometimes very large RLC circuit is represented in a compact way by making use of the so-called ‘supernode algorithm’ [3], which generates a compact equivalent circuit model for use in circuit simulation. However, since the stability of these models is not guaranteed, transient circuit simulations often result in convergence problems.

In order to remedy these instabilities, a number of Model Order Reduction (MOR) methods, preserving stability and passivity, have been investigated. MOR replaces large systems by smaller, computationally more flexible ones, with approximately the same behaviour. Especially Krylov-subspace methods have shown themselves to be very accurate and suited for this area of application [4,5]. These Krylov-subspace methods are well known and used in many different applications. Not only linear time invariant (LTI) systems can be subject of these methods, also weakly non-linear or quadratic models are treated in the same way as LTI systems [6]. An important issue in reducing the size of models is the preservation of passivity. In order to be able to use the model in circuit simulation, the realization of an equivalent circuit is essential.

The application of Model Order Reduction methods in the layout simulator Fasterix demands a robust implementation suitable for relatively large problems, consisting of singular and non-singular matrices. Several issues of the implementation will be discussed in this paper.

Further, the realization of the reduced model is addressed. The models of the layout simulator are described in n-port models, so also the reduced models have to be realized in to n-port models. Time domain simulations have to be done with these circuits.
This paper presents a special implementation of the SVD-Laguerre MOR method [4] and gives the application of this method on two design examples.

**Model Order Reduction**

First the basic idea of Model Order Reduction via Krylov-subspaces is explained. In general the systems considered in this paper have the form:

\[
\begin{pmatrix}
C & 0 \\
0 & -L
\end{pmatrix} \frac{d}{dt} \begin{pmatrix} x(t) \\ P \end{pmatrix} + \begin{pmatrix} G & P^T \\
-\frac{1}{R} & -\frac{1}{C}
\end{pmatrix} \begin{pmatrix} x(t) \\ u(t)
\end{pmatrix} = \begin{pmatrix} B_o u(t) \\
B_o y(t)
\end{pmatrix}
\]

Many methods for modelling passive electronic components or circuits can be formulated in this way. A nice example of this statement is the Partial Element Equivalent Circuit method (PEEC) by Ruehli [8]. In [7] a similar method is derived. Both matrices can be singular. These equations can be translated into an RLC-circuit. In that case, the state space vector \( x \) consists of voltages and currents. If the system has more than one input, then \( B_i \) has more then one column.

A common way to find a solution for these systems is to transform the system into the frequency domain, applying a Laplace transform. The derivative \( \frac{d}{dt} x(t) \) is then transformed to \( sX(s) \). The complex variable \( s \) can be interpreted as a complex frequency. By eliminating the state space vector a transfer function can be formulated, which gives a direct relation between input and output in the frequency domain:

\[
H(s) = B_o^T (G + sC)^{-1} B_i
\]

There are many methods to replace this large and expensive model by a smaller model, which approximates the behaviour of the original system. In general, a frequency range in which the approximation must be reasonable is predefined. Krylov subspace methods do this by generating a Krylov space \( K(B,A) = \{ B, AB, A^2B, ..., \} \) and then projecting the original system onto this space. If the number of columns of this space is smaller then the size of the original system, the system is reduced. If the number of internal nodes is much larger than the number of ports, a significant reduction both in size of the model and in computational time is obtained.

The transfer function of the reduced system can be formulated as:

\[
\tilde{H}(s) = \tilde{B}_o^T (\tilde{G} + s\tilde{C})^{-1} \tilde{B}_i
\]

In the time domain the reduced model will be formulated as:

\[
\tilde{C} \frac{d}{dt} \tilde{x}(t) + \tilde{G} \tilde{x}(t) = \tilde{B}_i u(t) \\
\hat{y} = \tilde{B}_o^T \tilde{x}(t)
\]

The advantage of Krylov subspace methods is that they are cheap and generally applicable.

There are several properties of the original transfer function, which have to be preserved during reduction, to be able to speak of a good approximation. To start with, obviously the behaviour of the system should be approximated well. Because we have a closed relation in
the frequency domain for this behaviour, the main goal of many Model Order Reduction methods is to approximate the behaviour in the frequency domain. However, finding a good approximation, does not guarantee stability. Stability, the property that in time domain the signal stays bounded, is a very important property. In frequency domain stability is defined as: all poles of the system are in the closed half plane of the complex plane. Poles are defined as follows: all \( s \) for which the inverse of \((G+sC)\) does not exist. PVL, proposed by Freund and Feldmann in [9] is an example of a MOR method, which approximates the frequency behaviour of a system well, but does not always preserve stability. For the methods proposed in [4] and [5] it can be proven that stability is preserved during reduction, which makes them useful for our purpose of applying them to make time domain simulations possible.

Next to being stable, an RLC circuit is also passive. Passivity is defined as the inability to generate energy. Passivity is stronger than stability. A passive circuit is stable if it is combined with any feedback loop. Passivity should also be preserved by a MOR method.

**Orthogonalisation**

To make MOR method suitable for real-life applications like the layout-simulator Fasterix one should implement the Krylov subspace methods in a robust way. An important issue one then has to deal with is the orthogonalisation of the Krylov-space. Accuracy and efficiency of the methods can be influenced after taking care of the orthogonalisation of the Krylov space.

A straightforward generation of the Krylov space, essentially leads to an ill-conditioned matrix. For accuracy reasons we therefore propose to do the orthogonalisation of the Krylov columns during their generation. This improves the numerical properties of the space and avoids the need of an expensive orthogonalisation afterwards, with for instance Singular Value Decomposition.

The order in which the columns are generated and orthogonalized can be chosen, but a wrong order will lead to loss of information or generation of spurious information. The basic properties of Krylov spaces must be preserved. In the case where a Krylov space is built up for several right-hand sides simultaneously the orthogonalisation a block Arnoldi orthogonalisation as done in [5] provides us with a good order in which the columns of the Krylov space are generated and orthogonalized.

To improve the orthogonality we further propose to orthogonalize twice, to ensure that the columns are orthogonal up to machine precisions. This is done to avoid instability due to numerical round-off errors.

**Improvements on the Krylov space**

To make the space we project our system matrices on, as small as possible, we applied some improvement to the generation of the Krylov space.

If \( B_i \) has more than one column, the Krylov space consists of blocks. If the number of ports is large, the size of our reduction can grow significantly, because every input needs at least a couple of moments in the space. Observing the norm of the individual columns after orthogonalisation, we saw that they can be almost zero. Removing them bluntly will violate the basic properties of a Krylov space, which will lead to tremendous errors. Meanwhile using the theory underlying Krylov subspace, we found a way to remove redundant column, without violating the basic properties of the Krylov space. This enables us to limit the size of a Krylov space associated to different ports.

But even with this last improvement, Krylov subspace methods generate redundant information, for instance poles far outside of our spectrum, or poles with a small residue. Using a method similar to Implicit Restart by Sorensen in [10], we are able to remove unwanted poles, from the spectrum of our reduced model.
Realization

The need for a realization of the reduced circuit is obvious. We would rather not calculate expensive time-domain results via the frequency domain results. We also would like the model to be usable in different settings and for different input signals. We want to represent the reduced n-port model in terms of a circuit, understandable for a circuit simulation.

Note that the state space vector of a general RLC-circuit consists of both voltages and current. In general, projecting the state space vectors mixes the voltages and current and therefore the reduced system has lost its physical meaning. We propose therefore to define the reduced state space vector consisting entirely of voltage unknowns. The separate rows of the reduced model can then be interpreted as current relations. With a combination of resistances, capacitors and current sources these rows in the reduced matrices can be realized. No inversion or other matrix decompositions are needed for this purpose.

Because the number of ports is preserved during reduction, we are still able to couple the ports of the reduced system to the rest of the circuit. With these circuits we were able to do stable transient simulations.

Results

The performance of the implemented MOR technique is evaluated by performing electromagnetic simulations on real-life interconnect structure with the 2.5D EM simulator Fasterix.

A transient circuit simulation is performed on the complete circuit on the test PCB shown in Figure 1. The equivalent circuit model for the complete interconnect structure is obtained using the implemented SVD-Laguerre MOR method. The full matrix consists of 4613 by 4613 elements. After reduction the matrix size is 228 by 228. The equivalent circuit model has 57 ports. The results of the simulation are given in Figure 2. The low frequency sine wave clearly shows the effects of the cross talk from the high frequency switching signal.

Figure 3 shows the layout of a double LC-filter. The inductors are implemented as printed coils. Again the implemented SVD-Laguerre MOR method is used to generate an equivalent circuit for this structure. The full matrix size is 695 by 695. The reduced system has the size 77 by 77. The equivalent circuit model has 11 ports. In the transient circuit simulation a step-shaped signal is supplied at the input. The rise and fall time of the input signal are 100 ps. The step response is observed at the output of the circuit. Both curves are given in Figure 4.
Conclusions

Time domain circuit simulations can now be performed on electromagnetic equivalent circuit models generated by the implemented SVD-Laguerre MOR method.

The reduced systems are provably stable and passive. Furthermore, the models generated by the implemented method are typically much smaller than those generated by the conventional equivalent circuit generation method, resulting in less evaluation time in the circuit simulator.
References