A Low-Voltage Folded-Switching Mixer in 0.18-μm CMOS

Vojkan Vidojkovic, Johan van der Tang, Member, IEEE, Arjan Leeuwenburgh, and Arthur H. M. van Roermund, Senior Member, IEEE

Abstract—Scaling of CMOS technologies has a great impact on analog design. The most severe consequence is the reduction of the voltage supply. In this paper, a low voltage, low power, ac-coupled folded-switching mixer with current-reuse is presented. The main advantages of the introduced mixer topology are: high voltage gain, moderate noise figure, moderate linearity, and operation at low supply voltages. Insight into the mixer operation is given by analyzing voltage gain, noise figure (NF), linearity (IIP3), and dc stability. The mixer is designed and implemented in 0.18-μm CMOS technology with metal–insulator–metal (MIM) capacitors as an option. The active chip area is 160 μm × 200 μm. At 2.4 GHz a single side band (SSB) noise figure of 13.9 dB, a voltage gain of 11.9 dB and an IIP3 of −3 dBm are measured at a supply voltage of 1 V and with a power consumption of only 3.2 mW. At a supply voltage of 1.8 V, an SSB noise figure of 12.9 dB, a voltage gain of 16 dB and an IIP3 of 1 dBm are measured at a power consumption of 8.1 mW.

Index Terms—CMOS mixers, switching mixers, folded mixers, current-reuse, low voltage, low power.

I. INTRODUCTION

F OR digital circuits, CMOS technology scaling yields an improvement in power consumption, operating speed, and number of transistors per unit area. While CMOS technology scaling is quite beneficial for digital circuits, this is not the case for RF analog circuits. The most severe consequence of technology scaling that affects the RF analog design is a reduction of the voltage supply. Insufficient voltage headroom causes that not all circuit topologies can satisfy the required specifications. Hence, research into low-voltage circuit topologies is important. This paper discusses a low-voltage ac-coupled folded-switching mixer with current-reuse. This mixer can operate at a supply voltage of 1 V and still offer good performance.

The performance of double-balanced switching mixers is normally sufficient for a majority of applications (typically noise figure (NF) of 10 dB, voltage gain of 10 dB and IIP3 of 1 dBm at power dissipation levels of 6 mW) [1]. In the double-balanced switching mixer (see Fig. 1) the transistors in the switching stage (M3, M4, M5, and M6) are stacked on top of the transistors that comprise the transconductor (M1 and M2). Also, the load resistor (R) is placed on top of the switching stage. This way of connecting the transconductor, the switching stage, and the load resistors is conflicting with operation at low supply voltages. All dc tail current flows through the transconductor, the switching stage and the load resistors. Therefore, at a low voltage supply (for example at VDD = 1 V) the voltage drops across the load resistors, the switching transistors and the transistors in the transconductor become critical. In this particular case it is difficult to keep all the transistors to operate in their saturation region and this causes a significant drop in performance. Hence, it is of interest to find new mixer topologies that can handle successfully low supply voltages.

In terms of operation at low supply voltages, the goal is to reduce the voltage drops across the load resistors and the switching transistors. This can be done by designing a switching mixer in which only a part of the dc current from the transconductor flows through the switching stage and the load resistors. In this case the switching stage may be regarded as folded with respect to the transconductor. Therefore, we call this mixer folded-switching mixer. Apart from the dc current flow, the situation related to the flow of the ac current is quite opposite. In order to obtain the highest performance possible (voltage gain, noise figure) the total ac current from the transconductor must flow through the switching stage. So, the switching stage topology stays the same as in the double-balanced switching mixer and the topology of the transconductor has to be suitable for providing the desired flow of the ac and the dc current.

This paper is organized as follows. The transconductors suitable for application in the low-voltage folded-switching mixer are discussed in Section II. In Section III, the analysis and design related to the ac-coupled folded-switching mixer with current-reuse are presented. Insight into the mixer operation is given by discussing voltage gain, noise figure, linearity, and dc stability. The simulated and experimental results are reported in Section IV, while mixer benchmarking is discussed in Section V. The conclusions are presented in Section VI.

II. TRANSCONDUCTORS FOR FOLDED-SWITCHING MIXERS

In the case of the double-balanced switching mixer (see Fig. 1), the single nMOS transistor is used as the transconductor. Fig. 2 shows three different transconductors suitable for application in the low-voltage folded-switching mixer. Actually, they represent improvement of the single nMOS transistor with respect to operation at low supply voltages.

Manuscript received August 23, 2004; revised December 20, 2004. This work was supported by the Technology Foundation STW.
V. Vidojkovic was with the Eindhoven University of Technology, Mixed-Signal Microelectronics Group, 5600 MB Eindhoven, The Netherlands, and is now with Philips Research Eindhoven, Eindhoven, The Netherlands (e-mail: v.vidojkovic@tue.nl; vojkan.vidojkovic@philips.com).
J. van der Tang and A. H. M. van Roermund are with the Eindhoven University of Technology, Mixed-Signal Microelectronics Group, 5600 MB Eindhoven, The Netherlands (e-mail: j.d.v.d.tang@tue.nl; a.h.m.v.roermund@tue.nl).
A. Leeuwenburgh is with National Semiconductor, 5215 MV, ’s-Hertogenbosch, The Netherlands (e-mail: Arjan.Leeuwenburgh@nsc.com).
Digital Object Identifier 10.1109/JSSC.2005.848054
The transconductor with resistive load is the most simple modification of the single nMOS transistor [see Fig. 2(a)]. The ac current $I_a$, which is generated in the nMOS transistor, splits to the currents flowing through the switching stage ($I_s$) and through the resistor $R(I_r)$. The fact that a part of the ac current flows through the resistor $R$ represents the drawback of this transconductor. In order to reduce $I_r$ the value of the resistor $R$ has to be increased. As a consequence care must be taken to keep the dc voltage at the node $A$ sufficiently high in order to keep the transistor $M1$ saturated. At low supply voltages this problem is even more prominent.

The drawback of the transconductor with resistive load can be alleviated by using the transconductor with active load [see Fig. 2(b)]. By replacing the resistor $R$ with the pMOS transistor the ac current through this transistor ($I_p$) is further reduced due to the high output impedance of the pMOS transistor. Instead of using pMOS transistor only to increase the impedance between the node $A$ and $Vdd$, it can be also used to amplify RF signals. In this way the leakage of the ac current toward the ac ground through the output impedance of the pMOS transistor can be ideally completely avoided. Hence, a CMOS inverter, which is used as the transconductor, is obtained [see Fig. 2(c)].

In the CMOS inverter, the RF signal amplification by the pMOS transistor is a result of current reuse principle [2]. This is an efficient way to have a high gain and a low noise figure with a low power. The ac current $I_a$ is equal to the sum of the ac currents $I_n$ and $I_p$. Based on that the total transconductance is equal to $g_{mn} + g_{mp}$, where $g_{mn}$ is the transconductance of transistor $M1$ and $g_{mp}$ is the transconductance of transistor $M2$. Before going further with a detailed analysis of the folded-switching mixer that uses the CMOS inverter as the transconductor, it is instructive to check the lowest supply voltage that can be applied. It is determined by the threshold voltages ($V_t$) and by the overdrive voltages of the transistors $M1$ and $M2$. The overdrive voltages of $M1$ ($V_{ovn}$) and $M2$ ($V_{ovp}$) can be calculated using

$$V_{ovn} = V_{fclk} - V_t$$

$$V_{ovp} = V_{fclk} - V_t.$$  

$$V_{ovn} = V_{fclk} - V_t.$$  

$$V_{ovp} = V_{fclk} - V_t.$$  

Finally, the minimal supply voltage ($V_{dd,min}$) at which this mixer can operate, is expressed as

$$V_{dd,min} = V_{ovn} + V_{ovp} + 2V_t.$$  

$$V_{dd,min} = V_{ovn} + V_{ovp} + 2V_t.$$  

Typical value of $V_t$ in 0.18-μm CMOS is in the range of 500 mV. From (3), it is clear that the minimum supply voltage ($V_{dd,min}$) must be higher than 1 V. This is the disadvantage of the CMOS inverter, which is used as the transistor in the low voltage folded-switching mixer.

In order to overcome the described limitation, the biasing for nMOS and pMOS transistors in the CMOS inverter have to be separated. In this way an ac-coupled complementary transconductor is obtained [see Fig. 2(d)]. If $V_{fclk}$ is the biasing of $M1$ and $V_{fclkp}$ of $M2$, (3) becomes

$$V_{dd,min} = V_{ovn} + V_{ovp} + 2V_t + V_{fclk} - V_{fclkp}.$$  

Choosing $V_{fclk}$ to be greater than $V_{fclkp}$, $V_{dd,min}$ can be reduced. Combining the ac-coupled complementary transistor with the switching stage and the load resistors, the ac-coupled folded-switching mixer with current-reuse is obtained. It is presented in Fig. 3. The next section presents the analysis of this mixer.

### III. AC-COUPLED FOLDED-SWITCHING MIXER WITH CURRENT-REUSE

#### A. Gain and Noise Figure

Assuming that LO voltage is an ideal square wave, the voltage gain of the mixer in Fig. 3 can be approximated by

$$G = 20 \log \left( \frac{2}{\pi} (g_{mn} + g_{mp})R \right).$$  

$g_{mn}$ is the transconductance of $M1$ and $M2$, $g_{mp}$ is the transconductance of $M3$ and $M4$ and $R$ is the load resistor.
(see Fig. 3). Since only a small part of the dc current from the transconductor flows through the switching stage, large load resistors can be used. Hence, the voltage gain is improved, but at the same time the switching transistors have to handle a large output voltage swing. Therefore, the dc voltage \( V_2 \) has to be kept sufficiently high and voltage \( V_1 \) sufficiently low. On the other hand, voltage \( V_1 \) should be sufficiently high in order to keep the transistors \( M1 \) and \( M2 \) saturated.

The NF of the ac-coupled folded-switching mixer with current-reuse, under the assumption that the LO voltage is an ideal square wave and taking into account the noise folding from the image frequency, can be approximated by:

\[
NF = 10 \log \left( 2 + \frac{4(\gamma_n g_{mm} + \gamma_p g_{mp})}{R_s(g_{mm} + g_{mp})^2} \right) + \frac{\pi^2}{2(g_{mm} + g_{mp})^2 RR_s}. \tag{6}
\]

\( R_s \) is the source resistance and the coefficient \( \gamma_n \) is equal to 2/3 for long channel transistors and need to be replaced with a larger value for submicron MOSFETs [3].

### B. Linearity

The transfer function of the mixer \( (V_{\text{out,diff}}/V_{\text{ref,diff}}) \) is shown in Fig. 4. The switching transistors will be turned off by the high voltage swing at the nodes A and A’ (see Fig. 3). In this case a high current pushed by the transistors \( M3 \) or \( M4 \) will cause a high voltage across the output impedance of the transistors \( M1 \) or \( M2 \) that will turn the switching transistors \( M7 \) and \( M6 \) off. The input voltage range between the points A and B is denoted with \( s \) (see Fig. 4). Nonlinearity in the mixer transfer function between the points A and B is caused by operation of the switching transistors in the linear region. In Fig. 4 the deviations are denoted with \( d \). Linearity mainly depends on \( s \). It can be improved by increasing \( s \) and reducing \( d \). In the folded-switching mixer with current-reuse, \( s \) can be increased by decreasing the voltages \( V_1 \) and \( V_1’ \), and by reducing the voltage swing at the nodes A and A’ (see Fig. 3). The deviation \( d \) from a linear transfer function between the points A and B can be reduced by keeping the switching transistors far from the linear region.

### C. DC Stability

In order to design a robust ac-coupled folded-switching mixer with current-reuse that can stand at least voltage supply variations of 10%, it is necessary to calculate the variations of voltage \( V'_1 \) or \( V'_2 \) as a function of the supply voltage variations \( (\Delta V_{\text{fclen}} \text{ and } \Delta V_{\text{fclcp}}) \). This can be done by applying the large signal analysis and Kirchoff’s law on the node A (see Fig. 3):

\[
I_n = I_p + 2I_s. \tag{7}
\]

\( I_n \) is the current through the transistor \( M1, I_p \) through \( M3 \) and \( M4 \) through \( M6 \) and \( M7 \). Current \( I_n \) can be expressed as:

\[
I_n = \frac{1}{2} \mu_n C_{\text{ox}} \frac{W}{L} (V'_{gs} - V_1)^2 (1 + \lambda V_1) \tag{8}
\]

where \( \mu_n \) is the electron mobility, \( C_{\text{ox}} \) is the gate oxide capacitance per unit area, \( W \) is the channel width, and \( L \) is the channel length, \( V_1 \) is the threshold voltage, \( V'_{gs} \) is the gate-source voltage and \( \lambda \) is channel-length modulation coefficient. Similar equations can be written for currents \( I_p \) and \( I_s \). Substituting the expressions for \( I_n, I_p, \) and \( I_s \) in (7), an equation that contains \( V_1 \) to the third power is obtained that is difficult to solve it in an insightful closed form.

In order to overcome this difficulty, small signal analysis is applied assuming that the variations of voltages \( V_{\text{fclen}} \text{ and } V_{\text{fclcp}} \) are small. This analysis will give an estimation about the variations of voltage \( V'_1 \). Substituting the small signal model for each transistor (parallel connection of transistor output impedance and ideal current source with value \( g_{mn}V_{in} \)), where \( g_{mn} \) is the transconductance and \( V_{in} \) the small signal voltage at the gate) the variations of voltage \( V_1 \) or \( V'_1 \) can be calculated:

\[
\Delta V_1 = -\frac{g_{mn} \Delta V_{\text{fclcp}} + g_{mm} \Delta V_{\text{fclen}}}{1/R_{\text{op}} + 1/R_{\text{on}} + 2g_{\text{ms}}}. \tag{9}
\]

\( R_{\text{op}} \) and \( R_{\text{on}} \) are output impedances of transistors \( M1 \) and \( M3 \). \( g_{\text{ms}} \) is the transconductance of the switching transistors. In the denominator \( g_{\text{ms}} \) (in the design \( g_{\text{ms}} = 2.5 \text{ mS} \)) dominates and reduces the variations of the voltage \( V_1 \). Simulations are done taking into account process spread, supply voltage variations of 10% and temperature variations \((-25^\circ \text{C} \text{ to } 70^\circ \text{C})\). Under
Fig. 5. Die microphotograph of the ac-coupled folded-switching mixer with current-reuse.

V. MIXER BENCHMARKING

In order to evaluate the performance of the ac-coupled folded-switching mixer with current-reuse, the performance of relevant CMOS mixers are given in Table I. It is important to mention that mixer performance given in the fifth row are extrapolated based on the measurement results presented in [7].

When comparing the measured performance of the ac-coupled folded-switching mixer with current-reuse with the performance
of some CMOS mixers, given in Table I, the following advantages of the ac-coupled folded-switching mixer with current-reuse can be observed: high voltage gain, moderate noise figure combined with operation at low supply voltage. Comparing the measured value for the noise figure of the folded-switching mixer with current-reuse with the values for the noise figure of the CMOS mixers given in Table I it is important to take into account the fact that some referenced mixers are implemented in older CMOS technologies where the level of thermal and flicker noise was lower. Also some of them use very high intermediate frequency (IF) avoiding the contribution of the flicker noise. The disadvantage of the ac-coupled folded-switching mixer with current-reuse is bad power supply rejection ratio. Therefore, care must be taken to provide stable power supply.

The performance of the ac-coupled folded-switching mixer with current-reuse can also be expressed by a figure of merit (FOM). The FOM is defined in the following way:

\[
FOM = 10 \log \left( \frac{10^{G/20} \cdot 10^{(IIP3-10)/20}}{10^{NF/10} \cdot P} \right). \tag{10}
\]

Voltage gain \( G \) and NF are expressed in dB and IIP3 in dBm. The FOM is based on the fact that the performance of the mixer is better if NF and power consumption \( P \) are as low as possible, while voltage gain \( G \) and IIP3 are as high as possible. The calculated FOM for the ac-coupled folded-switching mixer with current-reuse and for CMOS mixers from Table I is presented in Fig. 9. As it is evident from Fig. 9, the ac-coupled folded-switching mixer with current-reuse shows very good FOM compared to the CMOS mixers presented in Table I.

### VI. Conclusion

A high-gain, low-voltage, low-power ac-coupled folded-switching mixer with current-reuse is presented. This mixer is designed and implemented in 0.18-\( \mu \)m CMOS technology. The main advantages of the proposed new mixer topology are high voltage gain (15.7 dB), moderate noise figure (12.9 dB), moderate linearity (IIP3 = 1 dBm), operation at low supply voltages (\( V_{dd} = 1 \) V), and simplicity since common-mode feedback is not necessary. Normalizing mixer performance with a figure of merit shows that the ac-coupled folded-switching mixer with current-reuse has excellent performance in comparison with other CMOS mixers.

### Acknowledgment

The authors would like to thank A. Mulders, J. ter Laak, A. Hoogstraate, J. Prummel, J. Otten, and F. van Duijvenvoorde from National Semiconductor and O. Stoelenga from Eindhoven University of Technology for participating in many fruitful discussions.

### References

[6] C. Hermann et al., “A 0.6 V 1.6 mW transformer based 2.5 GHz downconversion mixer with 5.4 dB gain and –2.6 dBm IIP3 in 0.13 um CMOS,” in Proc. RF Radio Frequency Integrated Circuit Symp. (RFIC), 2004, pp. 35–38.

Vojkan Vidojkovic was born on June 28, 1974, in Knjazevac, Serbia and Montenegro. In 1999, he graduated from the Department of Electronics and Telecommunications, Faculty of Electronic Engineering, University of Nis, Serbia and Montenegro.

From 1999 to 2000, he worked at Telecom-Serbia, Nis, as an Assistant for Telecommunications. From September 2000, he worked in the Mixed-Signal Microelectronics group at the Eindhoven University of Technology, The Netherlands. He is currently with Philips Research Eindhoven.

Johan van der Tang (M’96) was born in 1970. He graduated in electrical engineering from the Technical University of Twente, Enschede, the Netherlands, in 1995. In 2002, he received the Ph.D. degree. His thesis was on “High-frequency Oscillator Design for Integrated Transceivers.”

From 1995 to 2000, he was with Philips Research Laboratories, The Netherlands, and worked on analog integrated RF key building blocks for satellite, TV, radio and optical front-ends in the 0.1–12-GHz range. From 2000 to 2005, he was a full-time Assistant Professor at Eindhoven University of Technology. While remaining a part-time Assistant Professor, he moved in 2005 to the company Semiconductor Ideas to the Market (IoM), The Netherlands.
Arjan Leeuwenburgh was born in Heineenoord, The Netherlands, in 1968. He received the M.S. degree in electrical engineering from the Technical University of Eindhoven (TUE), Eindhoven, The Netherlands, in 1993.

From 1993 to 1995, he worked at the Space Research Organization of the Netherlands (SRON) and contributed to the ESA-XMM satellite project. From 1995 to 1999, he worked at Philips Research (NatLab) in the field of integrated (CMOS) transceivers. Since 1999, he has been with National Semiconductor, 's-Hertogenbosch, The Netherlands, where he currently is working as RF IC Development Manager. His main research interests are in the area of wireless transceiver design.

Arthur H. M. van Roermund (M’83–SM’95) was born in Delft, The Netherlands, in 1951. He received the M.Sc. degree in electrical engineering in 1975 from the Delft University of Technology and the Ph.D. degree in applied sciences from the K.U.Leuven, Belgium, in 1987.

From 1975 to 1992 he was with Philips Research Laboratories, Eindhoven. From 1992 to 1999, he was a full Professor in the Electrical Engineering Department of Delft University of Technology, where he was chairman of the Electronics Research Group and member of the management team of DIME. From 1992 to 1999, he was a consultant for Philips. In October 1999, he joined Eindhoven University of Technology as a full Professor, chairing the Mixed-Signal Microelectronics Group. Since September 2002, he has also been Director of Research of the Department of Electrical Engineering. He is chairman of the board of ProRISC, a nation-wide microelectronics platform. He is a member of the supervisory board of the Cobra research school.

Since 2001, Dr. van Roermund has been one of the three organizers of the yearly Workshop on Advanced Analog Circuit Design (AACD). In 2004, he was awarded Simon Stevin Meester for his scientific and technological achievements.