Depletion-type thin-film transistors with a ferroelectric insulator

Citation for published version (APA):

DOI:
10.1063/1.118180

Document status and date:
Published: 01/01/1997

Document Version:
Publisher’s PDF, also known as Version of Record (includes final page, issue and volume numbers)

Please check the document version of this publication:

• A submitted manuscript is the version of the article upon submission and before peer-review. There can be important differences between the submitted version and the official published version of record. People interested in the research are advised to contact the author for the final version of the publication, or visit the DOI to the publisher’s website.
• The final author version and the galley proof are versions of the publication after peer review.
• The final published version features the final layout of the paper including the volume, issue and page numbers.

Link to publication

General rights
Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognise and abide by the legal requirements associated with these rights.

• Users may download and print one copy of any publication from the public portal for the purpose of private study or research.
• You may not further distribute the material or use it for any profit-making activity or commercial gain
• You may freely distribute the URL identifying the publication in the public portal.

If the publication is distributed under the terms of Article 25fa of the Dutch Copyright Act, indicated by the "Taverne" license above, please follow below link for the End User Agreement:
www.tue.nl/taverne

Take down policy
If you believe that this document breaches copyright please contact us at:
openaccess@tue.nl
providing details and we will investigate your claim.

Download date: 02. Aug. 2023
Depletion-type thin-film transistors with a ferroelectric insulator

M. W. J. Prins, S. E. Zinnemers, J. F. M. Cillessen, and J. B. Giesbers
Philips Research Laboratories, Professor Holstlaan 4, 5656 AA Eindhoven, the Netherlands

(Received 17 September 1996; accepted for publication 22 November 1996)

We present a study of electrical characteristics of ferroelectric field-effect transistors made of PbZr$_{0.2}$Ti$_{0.8}$O$_3$ and SnO$_2$:Sb thin films. Due to properly chosen semiconductor parameters, the transistor channel can be totally depleted by the ferroelectric charge displacement. The observed remnant on/off ratio of the channel current amounts to $7 \times 10^3$. Pulse response measurements give information on data retention, device speed, and the occurrence of charge injection. The results lead to important design considerations for ferroelectric transistors. © 1997 American Institute of Physics. [S0003-6951(97)04204-6]

Recent years have shown an increasing effort in the development of electronic devices utilizing complex oxidic thin films. From the point of view of physics and materials technology, one of the most challenging devices is the thin-film field-effect transistor with a ferroelectric insulator. Its nonvolatile ferroelectric polarization, low programming voltage, and nondestructive readout make the ferroelectric transistor interesting for memory applications. Recently, considerable progress has been made with thin-film depletion-type transistors. However, total depletion of the semiconductor channel has not been achieved so far, resulting in a memory effect with a remnant on/off ratio close to unity. In this letter we report complete channel depletion in thin-film ferroelectric transistors made of PbZr$_{0.2}$Ti$_{0.8}$O$_3$ and SnO$_2$:Sb thin films, leading to an on/off ratio well in excess of $10^3$. In addition, we clarify important electronic constraints that apply to the design of ferroelectric transistors (semiconductor parameters, device speed, and maximum on/off ratio).

First we discuss the optimization of a transistor based on channel depletion, considering the semiconductor doping density and layer thickness. In the linear regime of operation the drain current in a field-effect transistor is given by

\[ I_D = \mu \bar{Q} V_D W/L \]

where \( W \) and \( L \) are the width and length of the semiconductor channel, respectively, \( \mu \) is the charge mobility, and \( \bar{Q} \) (units C/m$^2$) is the areal charge density in the channel (the influence of interface states or contact resistance is neglected). When the transistor is operated, the modulation of the charge density in the channel results from the variation of the electrostatic potential at the semiconductor surface (band bending). Due to the memory effect in a ferroelectric transistor, the drain current can attain different values at zero gate voltage. At zero gate voltage we define two remnant states, namely the on-state of high drain current \( I_{D\text{on}} \), and the off-state of low current \( I_{D\text{off}} \). We would like to maximize the on-state current as well as the on/off ratio \( I_{D\text{on}} / I_{D\text{off}} \). For a given transistor geometry \( (W/L) \), carrier mobility, and drain voltage, the on-state current can be maximized by increasing the areal charge density in the channel. However, in order to be able to achieve total depletion of the channel in the off state, two constraints apply. First, \( \bar{Q} \) should be smaller than or equal to the available remnant charge displacement of the ferroelectric material. Second, the band bending involved in totally depleting the semiconductor channel \( (V_{bb}) \) should not be so large as to cause depolarization of the ferroelectric layer. When the carrier concentration is determined by the dopant density \( N_d \), \( \bar{Q} \) and \( V_{bb} \) are given by

\[ \bar{Q} = eN_d t_s, \quad V_{bb} = \frac{eN_d}{2\varepsilon_0\varepsilon_r t_s^2}, \]

where \( e \) is the electronic charge, \( N_d \) is the dopant density, \( t_s \) is the semiconductor layer thickness, and \( \varepsilon_r \) is the relative dielectric constant of the semiconductor. Fig. 1 serves to illustrate the implications for the range of values allowed for \( N_d \) and \( t_s \). As a realistic example, assume a transistor with a ferroelectric insulator having a remnant polarization of the order of 20 \( \mu \text{C/cm}^2 \) and a coercive potential of 2 V. Lines of constant charge density and constant band bending are shown in Fig. 1. Complete semiconductor depletion can only be reached if the point with coordinates \( t_s \) and \( N_d \) is located on the left-bottom side of the indicated lines. Using practical layer thicknesses (larger than 5 nm) and dopant concentrations (larger than \( \sim 10^{18} \text{ cm}^{-3} \)), we are left with a semiconductor parameter window that is roughly indicated by the shaded area. Note that our parameter window is limited by the coercive potential of the ferroelectric layer and not by the

![FIG. 1. Curves for a constant areal charge density of 20 \( \mu \text{C/cm}^2 \) and a constant band bending of 2 V [cf. Eq. (1), \( \varepsilon_r =10 \)], for a semiconductor thin film with carrier density \( N_d \) and thickness \( t_s \). The shaded area indicates the parameter window of practical interest for a transistor based on complete channel depletion; the dark triangle gives the maximum on-state channel conductance.](image)
channel (10 nm SnO$_2$:Sb) and capping layer (BaZrO$_3$)

![Schematic cross section of the oxidic thin-film transistor](image)

FIG. 2. (a) Schematic cross section of the oxidic thin-film transistor. (b1) The electrical charge per unit gate area displaced in the ferroelectric insulator ($Q_g$), as a function of the gate voltage ($V_G$). The displaced charge is measured with an external capacitor $C$ (see inset). (b2) Transfer characteristic (drain current $I_D$ versus $V_G$). The source is at zero potential and $V_D=0.1$ V.

available polarization. A maximum on-state current is achieved when the product $N_d$, is maximized; this preferred region is indicated by the dark triangle.

The staggered thin-film transistor with bottom-gate design is depicted in Fig. 2(a). The device consists of an $n$-type Sb-doped SnO$_2$ semiconductor layer, PbZr$_{0.2}$Ti$_{0.8}$O$_3$ as a ferroelectric insulator, and a SrRuO$_3$ gate electrode, each layer prepared by pulsed laser deposition (for more details we refer to Ref. 3). For protection purposes the semiconductor channel has been capped with 10 nm of insulating BaZrO$_3$. The 2-cm-diameter wafers contain resistance test structures, Hall bars, diodes, and transistors. We show data measured under ambient conditions, for transistors with a source-drain distance ($L$) between 5 and 100 $\mu$m and a channel width ($W$) of 300 $\mu$m. The source and drain contact pads consist of either Mo or degenerately doped In$_2$O$_3$;Sn. The contact resistance is $5-20$ k$\Omega$, caused by the presence of the BaZrO$_3$ capping layer. Following the analysis of Fig. 1, SnO$_2$:Sb films were grown with a thickness of 10 nm and a dopant density of $4 \times 10^{19}$ cm$^{-3}$. These films have a sheet resistance of $2 \times 10^6$ $\Omega$/$\square$. Using $R_{\square}^{-1}=\rho_{\mu}$ and Eq. (1), we deduce a charge mobility of 8 cm$^2$/V s. Hall measurements yield similar values for the carrier mobility, while the measured field-effect mobility is of the order of 1 cm$^2$/V s.

Panel (b1) of Fig. 2 shows the measured displaced areal charge density. The charge displacement shows a hysteresis behavior with a remnant charge density of 17 $\mu$C/cm$^2$ and a coercive voltage of 2.5 V. Hysteresis is observed in the transfer characteristic (panel b2) with the same sense of rotation; this proves that the memory effect is driven by the ferroelectric charge displacement. The gate leakage current ($I_G\leq0.5$ nA) disturbs the transfer characteristic below $-3$ V. At zero gate voltage, the high-current on state and low-current off state are indicated in the figure. The on-state current is limited by the resistance of the source and drain contacts. The nonzero off-state current we attribute to carrier transport through interface or gap states in the semiconductor. For transistors with a channel length of 20 $\mu$m or less, we observe on/off ratios of the order of $10^5$, with a maximum of $7\times10^4$. To our knowledge, an on/off ratio of this size has not been previously reported for oxidic thin-film transistors.

When varying the semiconductor parameters, different types of transfer characteristics are observed. Extreme cases (low and high sheet resistance) are shown in Fig. 3. Curve type (a) is observed for semiconductor films with a thickness above 10 nm. The transistors show a proper hysteresis, however with a low on/off ratio. This is due to the fact that the semiconductor film contains too much charge, so that total depletion cannot be reached. Curve (b) shows the maximum on/off ratio achieved at present. Curves of type (c) are observed for thin semiconductor films with a high sheet resistance (of the order of a $M\Omega$/square or larger). For these transistors, the hysteresis behavior is strongly reduced in the transfer characteristic as well as in the charge displacement curve. We attribute this behavior to an insufficient field sweep in the ferroelectric material. For negative gate voltages (channel depletion) the applied voltage essentially drops across the semiconductor channel instead of across the ferroelectric insulator; as a result, the ferroelectric material does not pass through a saturated loop, but effectuates a minor hysteresis loop with low coercivity. Instead of comparing the characteristics of different wafers under the same measurement conditions (cf. Fig. 3), one can also compare the characteristics of one sample for different conditions of data acquisition. Interestingly, we could weakly observe the same trends as shown in Fig. 3 by cooling down a sample to cryogenic temperatures [shift towards type (c) due to a loss of free carriers] or by exciting with radiation of sufficient energy [shift towards type (a) due to an increase of the free carrier density].

Fig. 4 demonstrates the memory retention of our transistors. We observe an increase of the off-state current and a decrease of the on-state current with time, i.e., converging time evolution curves. The off-state drain current increases by a factor of 1.6 every time decade; after a relaxation time of 3 h, the off-state drain current is still more than two orders of magnitude smaller than the on-state current. We attribute

![Different types of transfer characteristics observed for wafers with different semiconductor films](image)

FIG. 3. Different types of transfer characteristics observed for wafers with different semiconductor films: (a) for thick films with a low sheet resistance, (b) showing the optimized on/off ratio, and (c) for thin films with a high sheet resistance. Note that the panels have equal voltage and current scales. The source is at zero potential and $V_D=0.1$ V. The gate leakage current ($I_G\geq0.5$ nA) disturbs the transfer characteristics at negative voltages.
these observations to a slow relaxation of the ferroelectric polarization, possibly caused by the depolarizing potential (band bending) of the semiconductor layer.

The switching voltage and switching speed can be studied by applying pulses of varying pulse height and width. The transistor of Fig. 5 shows a maximum on/off ratio for pulses of ∓3.5 V. At higher voltages the off current increases due to charge injection; the on current is limited by the contact resistance of the source and drain pads. The switching time can be estimated from the switched charge and the current drive:

$$\tau = \Delta \tilde{Q} W L R_\text{max} / V,$$

(2)

where $\Delta \tilde{Q}$ is the switched charge per unit gate area, $V$ is the applied gate voltage, and $R_\text{max}$ is the maximum channel resistance encountered during the switching procedure. In transistors with a transfer characteristic of rectangular shape, the maximum channel resistance equals the off-state resistance. In our devices the switched charge density is about $50 \mu C/cm^2$ [see Fig. 2(a)]; hence, for the transistor of Fig. 5 ($W=300 \mu m, L=20 \mu m, V=5 V, R_\text{max}=0.5 \text{M} \Omega$) we calculate a required switching time of 300 $\mu s$. This value agrees with the data of Fig. 5(b). The experimentally determined speed of our devices is well described by Eq. (2).

For applications, it is important to consider operational limitations of ferroelectric transistors. The maximum on-state channel conductance is given by $\mu \tilde{Q} W / L$. On the other hand, the minimum off-state conductance is directly related to the required switching speed, described by Eq. (2). As a result, the on/off ratio is subject to the following upper limit:

$$\frac{I_\text{on}}{I_\text{off}} \leq \frac{\mu \tilde{Q} W / L}{\Delta \tilde{Q} W L / V} = \frac{\mu V \tau}{L^2}.$$  

(3)

Here we assumed that $\tilde{Q}$ equals $\Delta \tilde{Q}$, which applies for a transistor based on total depletion. As an example, using a carrier mobility of 20 $cm^2/Vs$, and a switchable areal charge density of 50 $\mu C/cm^2$, we find a maximum channel conductance of 1 mS per square; using $L=1 \mu m$ and $V=2 V$, we find a maximum on/off ratio of $4 \times 10^5$ for $\tau = 1 \mu s$, and a maximum on/off ratio of 40 for $\tau = 10 ns$. Clearly, the optimum design should be determined by the application envisaged.

In summary, we have fabricated ferroelectric transistors with different values of channel conductance, leading to strongly different transfer characteristics. The maximum remnant on/off ratio observed amounts to $7 \times 10^3$. The low on-state current is caused by total depletion of the semiconductor channel; the required band-bending potential is delivered by the coercivity of the ferroelectric charge displacement. Finally, the present study has clarified important design rules for depletion-type ferroelectric transistors.

The authors thank H. van Esch for sample processing.

6 When charge injection is the cause of the memory effect, the transfer characteristic has a sense of rotation opposite to the sense of rotation of the charge displacement. This is described in Refs. 7 and 8, for example.
9 Previously, large memory effects were reported in ferroelectric transistors with a bulk constituent, i.e., made of a semiconductor thin film on a ceramic ferroelectric substrate (e.g., Ref. 10) or made of a ferroelectric thin film on a crystalline Si substrate (e.g., Ref. 11). In all-thin-film ferroelectric transistors, memory effects were reported with a remnant on/off ratio slightly above unity (see Refs. 2 and 3) (note that we quoted the results of Watanabe incorrectly in our publication (Ref. 3).}